#### **General Notice**

When using this document, keep the following in mind:

- 1. This document is confidential. By accepting this document you acknowledge that you are bound by the terms set forth in the non-disclosure and confidentiality agreement signed separately and /in the possession of SEGA. If you have not signed such a non-disclosure agreement, please contact SEGA immediately and return this document to SEGA.
- 2. This document may include technical inaccuracies or typographical errors. Changes are periodically made to the information herein; these changes will be incorporated in new versions of the document. SEGA may make improvements and/or changes in the product(s) and/or the program(s) described in this document at any time.
- 3. No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without SEGA'S written permission. Request for copies of this document and for technical information about SEGA products must be made to your authorized SEGA Technical Services representative.
- 4. No license is granted by implication or otherwise under any patents, copyrights, trademarks, or other intellectual property rights of SEGA Enterprises, Ltd., SEGA of America, Inc., or any third party.
- 5. Software, circuitry, and other examples described herein are meant merely to indicate the characteristics and performance of SEGA's products. SEGA assumes no responsibility for any intellectual property claims or other problems that may result from applications based on the examples describe herein.
- 6. It is possible that this document may contain reference to, or information about, SEGA products (development hardware/software) or services that are not provided in countries other than Japan. Such references/information must not be construed to mean that SEGA intends to provide such SEGA products or services in countries other than Japan. Any reference of a SEGA licensed product/program in this document is not intended to state or simply that you can use only SEGA's licensed products/programs. Any functionally equivalent hardware/software can be used instead.
- 7. SEGA will not be held responsible for any damage to the user that may result from accidents or any other reasons during operation of the user's equipment, or programs according to this document.

NOTE: A reader's comment/correction form is provided with this document. Please address comments to : SEGA of America, Inc., Developer Technical Support (att. Evelyn Merritt) 150 Shoreline Drive, Redwood City, CA 94065 SEGA may use or distribute whatever information you supply in any way it believes appropriate without incurring any obligation to you.



SEGA OF AMERICA, INC. Consumer Products Division

# SEGA SATURN SCU Final Specifications: Precautions

(Version 1)

Doc. # ST-210-110194

© 1994-5 SEGA. All Rights Reserved.

## **READER CORRECTION/COMMENT SHEET**

#### Keep us updated!

If you should come across any incorrect or outdated information while reading through the attached document, or come up with any questions or comments, please let us know so that we can make the required changes in subsequent revisions. Simply fill out all information below and return this form to the Developer Technical Support Manager at the address below. Please make more copies of this form if more space is needed. Thank you.

#### **General Information:**

Document number ST-210-110194

Date \_\_\_\_\_

Phone

**Document name** SEGA SATURN SCU Final Specifications: Precautions

**Corrections:** 

| Chpt.  | pg. #   | Correction                                                                       |
|--------|---------|----------------------------------------------------------------------------------|
| cnpt.  | ro      |                                                                                  |
|        |         |                                                                                  |
|        |         |                                                                                  |
|        |         |                                                                                  |
|        |         |                                                                                  |
|        |         |                                                                                  |
|        |         |                                                                                  |
|        |         |                                                                                  |
|        |         |                                                                                  |
|        |         |                                                                                  |
| uestic | ons/com | iments:                                                                          |
|        |         |                                                                                  |
|        |         |                                                                                  |
|        |         |                                                                                  |
|        |         | Where to send your corrections:                                                  |
|        |         |                                                                                  |
|        | Fay     | x:(415) 802-1440Mail:SEGA OF AMERICAAttn: Sr. Coordinator,Attn: Sr. Coordinator, |
|        |         | Technical Publications Group Technical Publications Group                        |
|        |         | 130 Shoreline Dr.                                                                |
|        |         | Redwood City, CA 94065                                                           |

## **REFERENCES**

In translating/creating this document, certain technical words and/or phrases were interpreted with the assistance of the technical literature listed below.

- 1. *KenKyusha New Japanese-English Dictionary* 1974 Edition
- 2. *Nelson's Japanese-English Character Dictionary* 2nd revised version
- 3. Microsoft Computer Dictionary
- 4. *Japanese-English Computer Terms Dictionary* Nichigai Associates 4th version

## 0. Introduction

This document contains the final specifications and items of note about the SEGA Saturn SCU. Since it consists of material which is not included in the previous manual, be sure to check the contents against this newest manual.

#### [Revision History]

| Sept. 20, 1994 | Provisional version issued                        |
|----------------|---------------------------------------------------|
| Oct. 11, 1994  | 2nd provisional version (added No. 35 and No. 36) |
| Oct. 16, 1994  | 1st version issued (revised No. 35 and No. 36)    |

## 1. SCU Final Specifications List

| NI- 04 |                                                                                                         |  |
|--------|---------------------------------------------------------------------------------------------------------|--|
| No. 01 | Write to the A-Bus by SCU-DMA is prohibited.                                                            |  |
| No. 02 | Read from the VDP2 area by SC-DMA is prohibited.                                                        |  |
| No. 03 | VDP1 register write access must be in word units (2 bytes).                                             |  |
| No. 04 | Do not use SCU-DMA to WORK RAM-L (Caution).                                                             |  |
| No. 05 | Must use the cache through address to access the SCU register .                                         |  |
| No. 06 | Reads and writes to unused areas (address 25FE00ACH) are prohibited.                                    |  |
| No. 07 | Writes to interrupt status register (25FE00A4H) are prohibited.                                         |  |
| No. 08 | Access to A-Bus and B-Bus from the CPU during DMA operation of A-Bus $\rightarrow$ B-Bus is prohibited. |  |
| No. 09 | Setting the A-Bus preread significant bit is prohibited.                                                |  |
| No. 10 | A-Bus interrupt acknowledge register address change (address 25FE00A&).                                 |  |
| No. 11 | A-Bus set register write restriction (addresses 25FE00B0 and 25FE00B4).                                 |  |
| No. 12 | A-Bus $\leftarrow \rightarrow$ B-Bus SCU-DMA start standby when CPU writes to the A-Bus and B-Bus.      |  |
| No. 13 | Delete the DMA status register (addresses 25FE0070н ~ 25FE007Cн).                                       |  |
| No. 14 | Delete the DMA forced quit register function (address 25FE0060).                                        |  |
| No. 15 | Read of DMA transfer register transfer byte number is prohibited (write only).                          |  |
| No. 16 | Restrictions by the address accessing the DMA read address add value.                                   |  |
| No. 17 | Value of the address add value bit when setting the DMA read address update bit.                        |  |
| No. 18 | Restrictions by the address accessing the DMA write address add value.                                  |  |
| No. 19 | Value of the address add value bit when setting the DMA write address update bit.                       |  |
| No. 20 | 2 channels can be used for simultaneous use of DMA.                                                     |  |
| No. 21 | DMA activation method specification change.                                                             |  |
| No. 22 | Specification when DMA start trigger occurs during DMA execution.                                       |  |
| No. 23 | Writing to the register of the corresponding level while activating DMA is prohibited.                  |  |
| No. 24 | DMA illegal interrupt does not occur during DMA execution in the indirect mode.                         |  |
| No. 25 | DMA indirect mode table specification change.                                                           |  |
| No. 26 | Clears the program end interrupt flag when starting DSP.                                                |  |
| No. 27 | Address add value restriction when transferring from the DSP DMA command B-Bus to the DSP Data RAM.     |  |
| No. 28 | When debugging with ICE, starting DMA operation is delayed if a BREAK is performed.                     |  |
| No. 29 | Must be the BREQ enable condition when debugging in ICE.                                                |  |
| No. 30 | 30 Caution when using the Timer 0 compare register (address 25FE0090).                                  |  |
| No. 31 | Caution when using the Timer 1 set data register (address 25FE0094).                                    |  |
| No. 32 | Caution during read access of A-Bus and B-Bus areas (2000000 ~ 5FFFFF).                                 |  |
| No. 33 | A-Bus refresh initial value when Power ON is reset (address 25FE00B8).                                  |  |
| No. 34 | Initial value of the SDRAM selection bit (address 25FE00C4).                                            |  |
|        | Start of DMA level 2 is prohibited during execution of DMA level 1.                                     |  |
| No. 35 |                                                                                                         |  |



## 2. SCU Final Specification Reference Items

| 1. Items concerning the entire DMA |
|------------------------------------|
|------------------------------------|

Item No. 01, 02, 04, 08, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29 and 3

| 2. DMA indirect mode specific items |           |
|-------------------------------------|-----------|
| Item No.                            | 24 and 25 |

3. Items relating to the DSP.

Item No. 16, 20, 26, 27 and 36

4. Items regarding external areas (A-Bus).

Item No. 01, 08, 09, 10, 11, 12, 17, 18, 19 and 32

5. Items regarding B-Bus areas (VDP1, VDP2, SCSP).

Item No. 02, 03, 08, 12, 17, 18, 19 and 32

6. Items regarding interrupt.

Item No. 07, 30 and 31

7. SCU register specification change items.

Item No. 07, 09, 10, 11, 13, 14, 15, 23 and 24

| 8. Items relating to debugging. |           |
|---------------------------------|-----------|
| Item No.                        | 28 and 29 |

## 3. SCU Final Specification Contents

| No. 01 | Write |
|--------|-------|
|        |       |

to the A-Bus by the SCU-DMA is prohibited.

Write to the A-Bus by SCU-DMA cannot be used.

| No. 02    | Read from the VDP2 area by SCU-DMA is prohibited. |  |
|-----------|---------------------------------------------------|--|
| Read by S | CU-DMA from the VDP2 area cannot be used.         |  |

No. 03 VDP1 register write access must be in word units (2 bytes).

VDP1 register write access must be in word (2 byte) units. Access in long word (4 bytes) byte units is prohibited. VDP1 read access can be in byte and long word units.

| No. 04 | Use of SCU-DMA to WORK RAM-L is not able (Caution).                                                     |           |
|--------|---------------------------------------------------------------------------------------------------------|-----------|
|        | <i>I</i> -H (SDRAM: 1 Mbyte) is the only Work RAM that can be used with SCU-DMA. Mbyte) cannot be used. | Work RAM- |

|    | Access to the CCLL register must use the seche through address |
|----|----------------------------------------------------------------|
| 05 | Access to the SCU register must use the cache through address. |
| ~~ |                                                                |

Register access to the SCU must be done by the cache-through address. This is because a register which read is prohibited may be accessed if the cache address is used since the CPU runs in the following way when the cache is full.

- When 0+ address data is read by the cache address
- 4 $\mu$  address read $\rightarrow$  8 $\mu$  address read $\rightarrow$  C $\mu$  address read $\rightarrow$  0 $\mu$  address read $\rightarrow$  cache register • When 4 address data is read by the cache address
- 8H address read  $\rightarrow$  CH address read  $\rightarrow$  0H address read  $\rightarrow$  4H address read  $\rightarrow$  cache register • When 8+ address data is read by the cache address
- CH address read  $\rightarrow$  0H address read  $\rightarrow$  4H address read  $\rightarrow$  8H address read  $\rightarrow$  cache register • When OH address data is read by the cache address
- OH address read  $\rightarrow$  4H address read  $\rightarrow$  8H address read  $\rightarrow CH$  address read  $\rightarrow$  cache register

| No. 06 | Read and write to unused areas (address 25FE00A@tc.) is prohibited.                              |
|--------|--------------------------------------------------------------------------------------------------|
|        | and writing to unused areas are prohibited. Reading and writing to address 25FE00isC prohibited. |

No. 07 Write to the interrupt status register (25FE00A4 is prohibited.

When writing to the interrupt status register, the bit used to create interrupt may not be active. Therefore, writing to the interrupt status register is prohibited.



No.

No. 08

Access to A-Bus and B-Bus from the CPU during DMA operation of A-Bus  $\rightarrow$  B-Bus is prohibited.

During the DMA operation of A-Bus to B-Bus and B-Bus to A-Bus, access from the CPU to the A-Bus and B-Bus is prohibited. Refresh is not generated for SDRAM while waiting and may hang up.

No. 09 Setting the A-Bus preread significant bit is prohibited.

The A-Bus preread function was deleted. The following register bits listed in the 2nd version manua (May 31, 1994) must be set to 0.

1. A-Bus set register [CS0, 1 space] (address: 25FE00B0register: ASR0)

 $\rightarrow$  [bit 31] and [bit 15] must be set to 0.

2. A-Bus set register [CS2, reserved space] (address: 25FE00B,4register: ASR1)

 $\rightarrow$  [bit 31] and [bit 15] must be set to 0.

No. 10 Address change of the A-Bus interrupt acknowledge register (address 25FE00A)8

The address of the A-Bus interrupt acknowledge register is changed to 25FE00A8The contents of change is reflected in the 2nd version manual (May 31, 1994).

No. 11 A-Bus set register write restriction (addresses 25FE00B@ and 25FE00B4).

The A-Bus set register enables to write to the A-Bus only when not accessing. Write after completing read of the A-Bus (dummy).

| No 10     | A-Bus $\leftarrow \rightarrow$ B-Bus SCU-DMA start standby when the CPU writes to the A-Bus and B-Bus |
|-----------|-------------------------------------------------------------------------------------------------------|
| INU. IZ I | A-Dus $\leftarrow \rightarrow$ D-Dus 300-Divia signable when the 0PU whiles to the A-Dus and D-Dust   |
| -         |                                                                                                       |

The write process by the CPU to the A-Bus and B-Bus is higher in priority than the SCU-DMA start between the A-Bus and B-Bus. For example, while continuous write is performed by the CPU to VDP (B-Bus), SCU-DMA does not start until continuous write ends even if SCU-DMA initial activation for VDP2 (B-Bus) from the A-Bus. However, while starting SCU-DMA, CPU access to A-Bus and B-Bus is on standby.

| No. 13 | Delete the DMA status register (addresses 25FE0070, 25FE007CH). |
|--------|-----------------------------------------------------------------|
|--------|-----------------------------------------------------------------|

The function that returns the address set value of DMA while stopped and the status of levels 0, 1, 2 been deleted. Part of the specification change is reflected in the 2nd version manual (May 31, 1994) (The DMA read address, write address, and transfer byte number while stopped were deleted.)

No. 14 Delete the DMA forced quit register function. (Address 25FE006)

DMA forced quit register functions was deleted. Writing to this register is prohibited.

No. 15

Read of DMA transfer register transfer byte is prohibited (write only).

The value reading the number of transfer bytes number of the DMA transfer register is not guarantee. This register cannot be read. This is a write-only register. (address, level 0, 25FE0008D0C, level 1, 25FE0028H : D1C, level 2, 25FE0048 : D2C).

No. 16 Restrictions by the address accessing the DMA read address add value.

The value that can be set in the read address add value changes by the address that is to be access This applies to DMA commands of the DSP. External area 4 (A-Bus I/O area)  $\rightarrow$  Able to set (b) and (b).

Other  $\rightarrow$  Able to set  $\mathfrak{B}$  only.

(Address: level 0, 25FE000G: D0RA, level 1, 25FE002G: D1RA, level 2, 25FE004G: D2RA)

| No. 17                                                                                                                                                                                                                                                                                                                                                            | Value of the address add value bit when setting the DMA read address update bit. |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|
| When the read address update bit is 1, the read address add value bit when setting the DMA read address update bit.<br>*1 Read address update bit<br>Address: level 0, 25FE0014: D0RUP, level 1, 25FE0034: D1RUP, level 2, 25FE0054: D2RUF<br>*2 Read address add value bit<br>Address: level 0, 25FE000G: D0RA, level 1, 25FE002G: D1RA, level 2, 25FE004G: D2RA |                                                                                  |

No. 18 Restrictions by the address accessing the DMA write address add value. Values that can be set in the write address add value change according to the address that is access This applies to DMA commands of the DSP. WORK RAM-H Able to set 010s External area 1 ~ 3 Able to set 010s  $\rightarrow$ External area 4 (A-Bus I/O area) Able to set 000 and 010.  $\rightarrow$ VDP1, VDP2, SCSP  $\rightarrow$ All settings are possible. (Address: level 0, 25FE000G: D0WA, level 1, 25FE002G: D1WA, level 2, 25FE004G: D2WA)

| No. 19                               | Value of the address add value bit when setting the DMA write address refresh bit.                                                                                                                                                                                                              |
|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| to be acce<br>Extern<br>VDP1<br>Work | write address update bit <sup>1</sup> is 1, the write address add value bit in the bus space essed as shown below.<br>hal area 1 ~ 4 (A-Bus) $\rightarrow$ Able to set 010 (B)<br>, VDP2, and SCSP (B-Bus) $\rightarrow$ Able to set 00 (B)<br>RAM-H ((C-Bus) $\rightarrow$ Able to set 010 (B) |
| Address<br>*2 Write a                | address update bit<br>:: level 0, 25FE0014: D0WUP, level 1, 25FE0034: D1WUP, level 2, 25FE0054: D2WUP<br>address add value bit<br>:: level 0, 25FE000G: D0WA, level 1, 25FE0026: D1WA, level 2, 25FE0046: D2WA                                                                                  |



X

No. 20

2 channels are available for the simultaneous use of DMA.

Up to 2 channels can be used concurrently which guarantee the priority order of DMA . If 3 channels used concurrently, the priority order is ignored. (The DSP DMA command is also counted as 1 channels)

| No. 21 | DIVIA activa    | tion method specification changes.                                 |
|--------|-----------------|--------------------------------------------------------------------|
| The s  | start method of | DMA has been changed and a DMA enable bit has been provided separa |
|        | Start Factor    | DMA Start Conditions                                               |
| Г      | 000             | Enable bit = 1 AND V-BLANK-IN                                      |
|        | 001             | Enable bit = 1 AND V-BLANK-OUT                                     |
|        | 010             | Enable bit = 1 AND H-BLANK-IN                                      |
|        | 011             | Enable bit = 1 AND TIMER 0                                         |
|        | 100             | Enable bit = 1 AND TIMER 1                                         |
|        | 101             | Enable bit = 1 AND SCSP Request                                    |
|        | 110             | Enable bit = 1 AND Sprite draw end                                 |
|        | 111             | Enable bit = 1 AND DMA Start Bit = 1                               |

No. 22

Specification when a DMA start trigger occurred during DMA execution.

If a DMA start trigger occurs while DMA is being executed, and it holds the trigger, then execute activation after DMA ends. For example, when set so that DMA starts at H-Blank, operation becomes unstable if the set data size is larger than the size enabling transfer within 1 line (until the next H-blank When such DMA start is executed in this way, please note the transfer data size. The trigger hold hol only for 1 time.

#### No. 23 Writing to the register of the corresponding level while starting DMA is prohibited.

Rewriting the contents of DMA mode, address update, activation factor selection register\*1 and DMA set register\*2 is not allowed during DMA activation at this level. Hang up occurs if rewritten. \*1 DMA mode, address update, start factor select register

Address: Level 0, 25FE0014, level 1 25FE0034, level 2 25FE0054

\*2 DMA set register

Address: Level 0, 25FE000G, level 1 25FE002G, level 2 25FE004G

No. 24

DMA illegal interrupt does not occur during DMA execution in the indirect mode.

The DMA illegal interrupt status bit [bit 12] of the DMA status register (address 25FE00)Adbes not occur in the indirect mode while DMA is executing. When DMA is used in the indirect mode, do not reto the DMA illegal interrupt status bit.

| No. 25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | No. 25 DMA indirect mode table specification change.                   |                                                                                                     |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|--|--|--|--|
| <ul> <li>Tables of DMA indirect mode have been changed as shown below.</li> <li>[Points of Change]</li> <li>1. The 4 long word configuration has been changed to a 3 long word configuration.</li> <li>2. The write address and read address have been reversed.</li> <li>3. The table address (m value in the table below) must place the beginning address in 32, 64 128, 512,1024, · · · byte boundaries according to table size (n X 12 bytes). An example is shown below</li> <li>• Table size is 24 bytes or less → place at the start address 32 byte boundary.</li> <li>• Table size is 1020 bytes or less → place at the start address 1024 byte boundary.</li> <li>4. A 1 must be set to the 31st bit of the read address of the final address (n th).</li> </ul> |                                                                        |                                                                                                     |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | as is set in the write $\rightarrow m$<br>as register $m + 4$<br>m + 8 | first transfer byte number<br>first write address<br>first read address<br>nth transfer byte number |  |  |  |  |
| Set 1 in th<br>address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | e 31st bit of the nth read $ ightarrow$                                | nth write address<br>nth read address                                                               |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | (Address: level 0, 25FE0004, level 1, 25FE0024, level 2, 25FE0044)     |                                                                                                     |  |  |  |  |

No. 26 Clears the program end interrupt flag when starting DSP.

Be sure the program end interrupt flag [bit 18 : E] of the DSP program control port (address 25FE008 is 0 when starting DSP. If the flag is 1, DSP program end interrupt does not occur even if the DSP program ends by the ENDI command.

| No. 27 | Address add value restriction when transferring from the DMA command B-Bus of the Data to the Data RAM of the DSP.            | ŝ  |
|--------|-------------------------------------------------------------------------------------------------------------------------------|----|
|        | ess add value must be 0 <sup>th</sup> 0when transferring from the B-Bus to the Data RAM of DSP with a command (DMA and DMAH). | th |

| -      |                                                                                            |  |  |  |  |
|--------|--------------------------------------------------------------------------------------------|--|--|--|--|
| No. 28 | When debugging in ICE, starting DMA operation is delayed if a BREAK is performed.          |  |  |  |  |
|        | must be executed by the CPUL. If there is a break while debugging in ICE, the start of the |  |  |  |  |

SCU DMA must be executed by the CPU. If there is a break while debugging in ICE, the start of the SCU-DMA operation will be delayed. Operation of the SCU-DMA is normally performed when the ICE execution condition is the parallel mode (prompt is the # condition).



X

No. 29 Must be the BREQ enable condition when debugging in ICE.

When SCU-DMA is used in ICE, the input condition of the EXECUTION\_MODE (EM) command BREC (bus right request) signal must be E (always enabled). Changing the E7000 system of ICE is unnecessary because BREQ is E by default.

| No 30   | Caution when | using the Tim  | er () compare | register ( | address 25 | FEODO  |
|---------|--------------|----------------|---------------|------------|------------|--------|
| INU. 30 |              | using the time |               | register   | auuress 20 | FEUUBU |

It is possible to set up to 10 bits of data, but if data that does not exist, interrupt won't occur. Be sure set a value within a range that can be used. In case of an NTSC non-interface (1 screen 263 lines, effective screen 224 lines), for example, interrupt will occur as follows:

T0C9-0 = 1 $\rightarrow$ Occurs at the start of H-Blank-IN just before the first 1 line of the effective screeT0C9-0 = 2 $\rightarrow$ Occurs at the start of H-Blank-IN just before the first 2 line of the effective screeT0C9-0 = 224 $\rightarrow$ Occurs at the start of H-Blank-IN just before the last 1 line of the effective screeT0C9-0 = 225 $\rightarrow$ Occurs at the start of H-Blank-IN just after the effective screen ends.T0C9-0 = 263 $\rightarrow$ Occurs at the start of H-Blank-IN just 1 line before the beginning of the effective screen. $T0C9-0 = 264 \sim 1023 \rightarrow$ Interrupt does not occur.T0C9-0 = 0 $\rightarrow$ Interrupt occurs with the same timing as V-Blank-OUT.

| No. 31                                                                        | Caution when using the Timer 1 set data register (address 25FE009)4                                                                                                                                                                                                                                                                                                                                          |  |
|-------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| occurs." I<br>interrupt n<br>[Count Nu<br>For 1<br>For 35<br>For 42<br>For 42 | the value of Timer 1 set data register to Timer 1 occurs "when Timer 1 is stopp<br>If data larger than the count number of 1 line is set to the Timer 1 set data register to longer occurs for each line.<br>Number Range]<br>1 line 320 dots: $1 \sim 1AAH$<br>352 dots $1 \sim 1C6H$<br>424 dots $1 \sim D3H$<br>426 dots $1 \sim D4H$<br>are that this becomes 512 when a count number of 0 is specified) |  |
|                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                              |  |

No. 32 Caution during read access of A-Bus and B-Bus areas (2000009 5FFFFFH)

The internal CPU operation and external operation are different for read access of the A-Bus and B-B areas  $(2000004 \sim 5FFFFFFH)$ . Even for byte or word (2 bytes) read access from the SH2, the externar is accessed by long word (4 bytes) units. When performing byte unit read of a continuous area in-the Bus and B-Bus areas, more process time than for byte unit write is required. Internal operations and external operations are the same for write access. (External access becomes byte access when accessed in byte units.)

| No. | 33 |
|-----|----|
|     |    |
|     | 00 |

A-Bus refresh initial value when Power ON is reset (address 25FE00B)8

The initial value of the A-Bus refresh output effective bit when resetting power on is changed to an effective condition (ARFEN = 1). This bit should not be changed by the user.

| No. 34                                                                                                                                                                                                             | Initial value of the SDRAM selection bit (address 25FE00@)4 |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|
| The SDRAM selection bit becomes 2 Mbits X 2 (RSEL = 0) by resetting the power on. Reset to RSI 1 and change to 4 Mbits X 2. This change in setting is done within the Boot ROM and requires no change by the user. |                                                             |

No. 35

Start of DMA level 2 is prohibited during execution of DMA level 1.

A malfunction can occur when DMA level 2 is activated while starting DMA at level 1. Do not start DM level 2 while DMA level 1 is activated.

No. 36Caution when reading the DSP program control port (address 25FE0080Be aware that the following phenomenon occurs when reading the DSP program control port.

- 1. V-Flag (overflow flag) is cleared away.
- A check of the V-Flag cannot be done while executing DSP.
- 2. The DSP end interrupt factor may not occur.

Because the DSP end interrupt may not occur when the program end interrupt flag is read while DSP is being executed, please do not read this address for the program obtained by DSP end interrupt.

